AHSANULLAH UNIVERSITY OF SCIENCE AND TECHNOLOGY

DEPARTMENT OF COMPUTER SCIENCE & ENGINEERING 2<sup>ND</sup> YEAR 1<sup>ST</sup> SEMESTER, FINAL EXAMINATION, SPRING-2017 COURSE NO.: EEE-2141 COURSE TITLE: ELECTRONIC DEVICES & CIRCUITS

TIME: 3 HRS

Use separate script for each part.

FULL MARKS: 210 (4) XI

## SECTION-A

There are four (4) questions in this section. Answer any three (3) Marks allotted for each question are indicated in the right margin

01 What is an extrinsic semiconductor? Explain why a pentavalent impurity atom is [17] known as donor-typed impurity.

Design a clamper circuit to perform the following operation of Fig. 1(b) with necessary [18] equation.



02

(a) Using the small signal diode model show that,  $i_d = \frac{I_D}{nV_T} v_d$ ,  $r_d = \frac{nV_T}{I_D}$  where the [17] symbols have their usual meaning.



4.8210

- Draw the circuit diagram of a full wave rectifier with input and output wave shapes [17]
  with bridge connection and explain its working principle. Also derive the expression
  of rectification efficiency in this case.
- (a) Draw the output wave shapes, Vo of the circuit shown in Fig.: 3 (b) with [18] necessary equations.



Fig.: 3 (b)

From the circuit shown in Fig.: 4 (a), determine the range of R<sub>L</sub> and I<sub>L</sub> that will result [17] V<sub>RL</sub> being maintained at 10V.



Draw a NPN transistor in the CB configuration biased for operation in the active [1 region. Also sketch typical CB input and output characteristic curve for an NPN transistor. Label all the variables.

## **SECTION-B**

## There are four (4) questions in this section. Answer any three (3) Marks allotted for each question are indicated in the right margin

05

(a) What is the difference between depletion type and enhancement type MOSFET.

Describe the construction and operating principle of a N-channel depletion type MOSFET with input and output characteristics curves.

[18

(b) Draw the output voltage waveform of the following comparator circuit of Fig. 5(b).



06

(a) Show that,  $I_C = \beta I_B + I_{CEO}$ , where the symbols have their usual meaning.

is the sum in Fig. 6 (b), find output voltages, V<sub>1</sub> and V<sub>2</sub>.

(a) Show that,  $I_C = \beta I_B + I_{CEO}$ , where the symbols have their usual meaning.

[17]

(b) For the circuit shown in Fig. 6 (b), find output voltages, V<sub>1</sub> and V<sub>2</sub>.

[18]



(B) A voltage devider blue direct to direct in the Fig 7 th. Da



(a) Explain BJT amplifying action with relevant figures.

[17]

A voltage divider bias circuit is shown in the Fig.7 (b). Determine the operating point. [18] Assume  $V_{BE} = 0.7V$ ,



[17]

## (2) Write short notes on:

- i. Controlled full wave rectifier.
- ii. Pinch-off voltage of a MOSFET and
- iii. Ion implantation of IC fabrication.
- (b) The emitter-bias configuration of Fig. 8 (b) has the following specifications:  $I_{CQ} = \frac{1}{2}I_{Csat}$ ,  $I_{Csat} = 8\text{mA}$ ,  $V_{C} = 18$  V and  $\beta = 110$ . Determine  $R_{C}$ ,  $R_{E}$ , and  $R_{B}$ .

